## Seat No.: \_\_\_\_\_ Enrolment No.\_\_\_\_\_ GUJARAT TECHNOLOGICAL UNIVERSITY

| GUJARAT TECHNOLOGICAL UNIVERSITY                                                       |            |                                                                                       |          |
|----------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------|----------|
| BE - SEMESTER-IV(NEW) - EXAMINATION - SUMMER 2019<br>Subject Code:2140707 Date:17/05/2 |            |                                                                                       | 019      |
| •                                                                                      |            | ne: Computer Organization                                                             | 017      |
| Time: 02:30 PM TO 05:00 PM Total Marks: 70                                             |            |                                                                                       |          |
| Instru                                                                                 |            |                                                                                       | 10       |
|                                                                                        |            | empt all questions.                                                                   |          |
|                                                                                        |            | ke suitable assumptions wherever necessary.<br>ures to the right indicate full marks. |          |
|                                                                                        | J. Fig     | ures to the right multate fun marks.                                                  |          |
|                                                                                        |            | Ν                                                                                     | ARKS     |
| Q.1                                                                                    | <b>(a)</b> | What is Tri-State buffer? Why it is useful to form a bus system?                      | 03       |
|                                                                                        | <b>(b)</b> | Explain LDA and STA instructions with its micro-operations with                       | 04       |
|                                                                                        |            | relevant D and T notations.                                                           | ~ -      |
|                                                                                        | (c)        | Draw and explain second pass of assembler with its flow chart.                        | 07       |
|                                                                                        |            |                                                                                       |          |
| Q.2                                                                                    | (a)        | In zero-address instructions format, how data from memory is                          | 03       |
| C.                                                                                     |            | accessed? Explain with example.                                                       |          |
|                                                                                        | <b>(b)</b> | Draw and explain 4-segment pipeline with space-time diagram.                          | 04       |
|                                                                                        | (c)        | Draw flowchart for instruction cycle and explain it.                                  | 07       |
|                                                                                        | (c)        | Write an assembly language program to multiply two positive                           | 07       |
|                                                                                        | (0)        | numbers.                                                                              | 07       |
| Q.3                                                                                    | <b>(a)</b> | What do you mean by instruction set completeness? Explain.                            | 03       |
|                                                                                        | <b>(b)</b> | Draw and explain 20 bits microinstruction code format.                                | 04       |
|                                                                                        | (c)        | Explain RISC and CISC processor.                                                      | 07       |
| 0.2                                                                                    | <b>(a)</b> | Explain arithmetic shift left operation. Describe how overflow is                     | 03       |
| Q.3                                                                                    | (a)        | handled.                                                                              | 03       |
|                                                                                        | (b)        | Explain DMA with diagram.                                                             | 04       |
|                                                                                        | (c)        | Explain three-address, two-address and one-address instructions                       | 07       |
| 0.4                                                                                    |            | with example.                                                                         | 0.2      |
| Q.4                                                                                    | (a)<br>(b) | Explain instructions:- BSA, ISZ, SZE<br>Explain overlapped register windows.          | 03<br>04 |
|                                                                                        | (b)<br>(c) | Explain Booth's algorithm with flowchart.                                             | 04<br>07 |
|                                                                                        | (0)        | OR                                                                                    | 01       |
| Q.4                                                                                    | <b>(a)</b> | What is register stack? Explain Push operation.                                       | 03       |
|                                                                                        | <b>(b)</b> | List addressing modes and explain any two of them.                                    | 04       |
|                                                                                        | (c)        | Explain BCD adder with diagram.                                                       | 07       |
| Q.5                                                                                    | <b>(a)</b> | Explain daisy chain arbitration.                                                      | 03       |
| <b>C</b>                                                                               | (b)        | Differentiate between tightly coupled and loosely coupled systems.                    | 04       |
|                                                                                        | (c)        | Explain paging and address translation with example.                                  | 07       |
| ~ -                                                                                    |            | OR                                                                                    |          |
| Q.5                                                                                    | (a)<br>(b) | What is cache coherence? Explain in brief.                                            | 03       |
|                                                                                        | (b)        | What is cache memory? Explain how it enhances speed of accessing data?                | 04       |
|                                                                                        | (c)        | What is asynchronous data transfer? Differentiate between strobe                      | 07       |
|                                                                                        |            | control method and handshaking method.                                                |          |
|                                                                                        |            |                                                                                       |          |

## \*\*\*\*\*

## Download all NOTES and PAPERS at StudentSuvidha.com